regs.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121
  1. #ifndef VDOS_REGS_H
  2. #define VDOS_REGS_H
  3. #include "mem.h"
  4. #define FLAG_CF 0x00000001
  5. #define FLAG_PF 0x00000004
  6. #define FLAG_AF 0x00000010
  7. #define FLAG_ZF 0x00000040
  8. #define FLAG_SF 0x00000080
  9. #define FLAG_OF 0x00000800
  10. #define FLAG_TF 0x00000100
  11. #define FLAG_IF 0x00000200
  12. #define FLAG_DF 0x00000400
  13. #define FLAG_IOPL 0x00003000
  14. #define FLAG_NT 0x00004000
  15. #define FLAG_VM 0x00020000
  16. #define FLAG_AC 0x00040000
  17. #define FMASK_TEST (FLAG_CF | FLAG_PF | FLAG_AF | FLAG_ZF | FLAG_SF | FLAG_OF)
  18. #define FMASK_NORMAL (FMASK_TEST | FLAG_DF | FLAG_TF | FLAG_IF)
  19. #define FMASK_ALL (FMASK_NORMAL | FLAG_IOPL | FLAG_NT)
  20. #define SETFLAGBIT(TYPE,TEST) if (TEST) reg_flags |= FLAG_ ## TYPE; else reg_flags &= ~FLAG_ ## TYPE
  21. //#define SETFLAGBIT(TYPE,TEST) reg_flags&=~FLAG_ ## TYPE; if (TEST) reg_flags|=FLAG_ ## TYPE
  22. #define GETFLAG(TYPE) (reg_flags&FLAG_ ## TYPE)
  23. #define GETFLAG_IOPL ((reg_flags&FLAG_IOPL)>>12)
  24. enum SegNames {es = 0, cs, ss, ds, fs, gs};
  25. struct Segments {
  26. Bitu val[8];
  27. PhysPt phys[8];
  28. };
  29. union GenReg32 {
  30. Bit32u dword[1];
  31. Bit16u word[2];
  32. Bit8u byte[4];
  33. };
  34. #define DW_INDEX 0
  35. #define W_INDEX 0
  36. #define BH_INDEX 1
  37. #define BL_INDEX 0
  38. struct CPU_Regs {
  39. GenReg32 regs[8], ip;
  40. Bitu flags;
  41. };
  42. extern Segments Segs;
  43. extern CPU_Regs cpu_regs;
  44. __forceinline PhysPt SegPhys(SegNames index)
  45. {
  46. return Segs.phys[index];
  47. }
  48. __forceinline Bit16u SegValue(SegNames index)
  49. {
  50. return (Bit16u)Segs.val[index];
  51. }
  52. __forceinline RealPt RealMakeSeg(SegNames index, Bit16u off)
  53. {
  54. return SegOff2dWord(SegValue(index), off);
  55. }
  56. __forceinline void SegSet16(Bitu index, Bit16u val)
  57. {
  58. Segs.val[index] = val;
  59. Segs.phys[index] = val<<4;
  60. }
  61. enum {
  62. REGI_AX, REGI_CX, REGI_DX, REGI_BX,
  63. REGI_SP, REGI_BP, REGI_SI, REGI_DI
  64. };
  65. #define reg_al cpu_regs.regs[REGI_AX].byte[BL_INDEX]
  66. #define reg_ah cpu_regs.regs[REGI_AX].byte[BH_INDEX]
  67. #define reg_ax cpu_regs.regs[REGI_AX].word[W_INDEX]
  68. #define reg_eax cpu_regs.regs[REGI_AX].dword[DW_INDEX]
  69. #define reg_bl cpu_regs.regs[REGI_BX].byte[BL_INDEX]
  70. #define reg_bh cpu_regs.regs[REGI_BX].byte[BH_INDEX]
  71. #define reg_bx cpu_regs.regs[REGI_BX].word[W_INDEX]
  72. #define reg_ebx cpu_regs.regs[REGI_BX].dword[DW_INDEX]
  73. #define reg_cl cpu_regs.regs[REGI_CX].byte[BL_INDEX]
  74. #define reg_ch cpu_regs.regs[REGI_CX].byte[BH_INDEX]
  75. #define reg_cx cpu_regs.regs[REGI_CX].word[W_INDEX]
  76. #define reg_ecx cpu_regs.regs[REGI_CX].dword[DW_INDEX]
  77. #define reg_dl cpu_regs.regs[REGI_DX].byte[BL_INDEX]
  78. #define reg_dh cpu_regs.regs[REGI_DX].byte[BH_INDEX]
  79. #define reg_dx cpu_regs.regs[REGI_DX].word[W_INDEX]
  80. #define reg_edx cpu_regs.regs[REGI_DX].dword[DW_INDEX]
  81. #define reg_si cpu_regs.regs[REGI_SI].word[W_INDEX]
  82. #define reg_esi cpu_regs.regs[REGI_SI].dword[DW_INDEX]
  83. #define reg_di cpu_regs.regs[REGI_DI].word[W_INDEX]
  84. #define reg_edi cpu_regs.regs[REGI_DI].dword[DW_INDEX]
  85. #define reg_sp cpu_regs.regs[REGI_SP].word[W_INDEX]
  86. #define reg_esp cpu_regs.regs[REGI_SP].dword[DW_INDEX]
  87. #define reg_bp cpu_regs.regs[REGI_BP].word[W_INDEX]
  88. #define reg_ebp cpu_regs.regs[REGI_BP].dword[DW_INDEX]
  89. #define reg_ip cpu_regs.ip.word[W_INDEX]
  90. #define reg_eip cpu_regs.ip.dword[DW_INDEX]
  91. #define reg_flags cpu_regs.flags
  92. #endif